# 2916 AND 2917 HMOS COMBINED SINGLE CHIP PCM CODEC AND FILTER - 2916 μ-Law, 2.048 MHz Master Clock - 2917 A-Law, 2.048 MHz Master Clock - New 16-Pin Package for Higher Linecard Density - AT&T D3/D4 and CCITT Compatible - Variable Timing Mode for Flexible Digital Interface: Supports Data Rates from 64 KB to 2.048 MB - Fixed Timing Mode for Standard 32-Channel Systems: 2.048 MHz Master Clock - Fully Differential Internal Architecture Enhances Noise Immunity - Low Power HMOS-E Technology —5mW Typical Power Down —140 mW Typical Operating - On Chip Auto Zero, Sample and Hold, and Precision Voltage References - Compatible with Direct Mode Intel 2910A, 2911A, and 2912A Designs The Intel 2916 and 2917 are limited feature versions of Intel's 2913 and 2914 combination codec/filter chips. They are fully integrated PCM codecs with transmit/receive filters fabricated in a highly reliable and proven N-channel HMOS silicon gate technology (HMOS-E). These devices provide the functions that were formerly provided by two complex chips (2910A or 2911A and 2912A). Besides the higher level of integration, the performance of the 2916 and 2917 is superior to that of the separate devices. The primary applications for the 2916 and 2917 are in telephone systems: - Switching Digital PBX's and Central Office Switching Systems - Subscriber Instruments Digital Handsets and Office Workstations Other possible applications can be found where the wide dynamic range (78 dB) and minimum conversion time (125 $\mu$ s) are required for analog to digital interface functions: - · High Speed Modems - Voice Store and Forward - Secure Communications - Digital Echo Cancellation Figure 1. Pin Configuration Figure 2. Block Diagram Table 1. Pin Names | V <sub>BB</sub> | Power ( – 5V) | GS <sub>X</sub> | Transmit Gain Control | |-----------------------------------------|-----------------------------|---------------------|-------------------------------| | PWRO+, PWRO- | Power Amplifier Outputs | VF <sub>X</sub> I — | Analog Input | | PDN | Power Down Select | GRDA | Analog Ground | | DCLK <sub>R</sub> | Receive Variable Data Clock | TS <sub>x</sub> | Timeslot Strobe/Buffer Enable | | D <sub>R</sub> | Receive PCM Input | DCLKx | Transmit Variable Data Clock | | FŜ <sub>R</sub> | Receive Frame | $D_{X}$ | Transmit PCM Output | | • • • • • • • • • • • • • • • • • • • • | Synchronization Clock | FŜ <sub>¥</sub> | Transmit Frame | | GRDD | Digital Ground | ^ | Synchronization Clock | | V <sub>CC</sub> | Power (+5V) | CLK | Master Clock | # Table 2. Pin Description | Symbol | Function | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>BB</sub> | Most negative supply, input voltage is -5 volts ±5%. | | PWRO+ | Non-inverting output of power amplifier. Can drive transformer hybrids or high impedance loads directly in either a differential or single ended configuration. | | PWRO- | Inverting output of power amplifier. Functionally identical and complementary to PWRO + | | PDN | Power down select. When PDN is TTL high, the device is active. When low, the device is powered down. | | DCLK <sub>R</sub> | Selects the fixed or variable data rate mode. When DCLK <sub>R</sub> is connected to V <sub>BB</sub> , the fixed data rate mode is selected. In this mode, the device is fully compatible with Intel 2910A and 2911A direct mode timing. When DCLK <sub>R</sub> is not connected to V <sub>BB</sub> , the device operates in the variable data rate mode. In this mode DCLK <sub>R</sub> becomes the receive data clock which operates at TTL levels from 64Kb to 2.048 Mb data rates. | | D <sub>R</sub> | Receive PCM input. PCM data is clocked in on this lead on eight consecutive negative transitions of the receive data clock; CLK in the fixed data rate mode and DCLK <sub>B</sub> in variable data rate mode. | | FS <sub>R</sub> | 8KHz frame synchronization clock input/ timeslot enable, receive channel. In variable data rate mode this signal must remain high for the entire length of the timeslot. The receive channel enters the standby state whenever FS <sub>R</sub> is TTL low for 300 milliseconds. | | Symbol | Function | |------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GRDD | Digital ground for all internal logic circuits.<br>Not internally tied to GRDA. | | CLK | Master and data clock for the fixed data rate mode; master clock only in variable data rate mode. | | FS <sub>x</sub> | 8 KHz frame synchronization clock input/<br>timeslot enable, transmit channel. Oper-<br>ates independently but in an analogous<br>manner to FS <sub>R</sub> . The transmit channel en-<br>ters the standby state whenever FS <sub>X</sub> is<br>TTL low for 300 milliseconds. | | D <sub>X</sub> | Transmit PCM output. PCM data is clocked out on this lead on eight consecutive positive transitions of the transmit data clock: CLK in fixed data rate mode and DCLK <sub>X</sub> in variable data rate mode. | | TS <sub>X</sub> /DCLK <sub>X</sub> | Transmit channel timeslot strobe (output) or data clock (input) for the transmit channel. In fixed data rate mode, this pin is an open drain output designed to be used as an enable signal for a three-state buffer as in 2910A and 2911A direct mode timing. In variable data rate mode, this pin becomes the transmit data clock which operates at TTL levels from 64Kb to 2.048 Mb data rates. | | GRDA | Analog ground return for all internal voice circuits. Not internally connected to GRDD. | | VF <sub>x</sub> I – | Inverting analog input to uncommitted transmit operational amplifier. | | GS <sub>x</sub> | Output terminal of on-chip transmit channel input op amp. Internally, this is the voice signal input to the transmit filter. | | V <sub>cc</sub> | Most positive supply; input voltage is +5 volts ±5%. | #### **FUNCTIONAL DESCRIPTION** The 2916 and 2917 provide the analog-to-digital and the digital-to-analog conversions and the transmit and receive filtering necessary to interface a full duplex (4 wires) voice telephone circuit with the PCM highways of a time division multiplexed (TDM) system. They are intended to be used at the analog termination of a PCM line. The following major functions are provided: - Bandpass filtering of the analog signals prior to encoding and after decoding - Encoding and decoding of voice and call progress information - Encoding and decoding of the signaling and supervision information #### **GENERAL OPERATION** # **System Reliability Features** The combochip can be powered up by pulsing $FS_X$ and/or $FS_B$ while a TTL high voltage is applied to $\overline{PDN}$ , provided that all clocks and supplies are connected. The 2916 and 2917 have internal resets on power up (or when $V_{BB}$ or $V_{CC}$ are re-applied) in order to ensure validity of the digital outputs and thereby maintain integrity of the PCM highway. On the transmit channel, digital outputs $D_X$ and $TS_X$ are held in a high impedance state for approximately four frames (500 $\mu$ s) after power up or application of $V_{BB}$ or $V_{CC}$ . After this delay, $D_X$ and $\overline{TS}_X$ will be functional and will occur in the proper timeslot. The analog circuits on the transmit side require approximately 60 milliseconds to reach their equilibrium value due to the autozero circuit settling time. To enhance system reliability, $\overline{TS}_{\chi}$ and $D_{\chi}$ will be placed in a high impedance state approximately $30\,\mu s$ after an interruption of CLK. #### Power Down and Standby Modes To minimize power consumption, two power down modes are provided in which most 2916/2917 functions are disabled. Only the power down, clock, and frame sync buffers, which are required to power up the device, are enabled in these modes. As shown in Table 3, the digital outputs on the appropriate channels are placed in a high impedance state until the device returns to the active mode. The Power Down mode utilizes an external control signal to the PDN pin. In this mode, power consumption is reduced to an average of 5 mW. The device is active when the signal is high and inactive when it is low. In the absence of any signal, the PDN pin floats to TTL high allowing the device to remain active continuously. The Standby mode leaves the user an option of powering either channel down separately or powering the entire device down by selectively removing $FS_X$ and/or $FS_R$ . With both channels in the standby state, power consumption is reduced to an average of 12 mW. If transmit only operation is desired, $FS_X$ should be applied to the device while $FS_R$ is held low. Similarly, if receive only operation is desired, $FS_R$ should be applied while $FS_X$ is held low. #### **Fixed Data Rate Mode** Fixed data rate timing, which is 2910A and 2911A compatible, is selected by connecting DCLK<sub>R</sub> to $V_{BB}$ . It employs master clock CLK, frame synchronization clocks FS<sub>x</sub> and FS<sub>B</sub>, and output $\overline{TS}_x$ . CLK serves as the master clock to operate the codec Table 3. Power-Down Methods | Device Status | Power-Down<br>Method | Typical<br>Power<br>Consumption | Digital Output Status | | | | | |-----------------------------|-------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Power Down Mode | PDN = TTL low | 5 mW | $\overline{TS}_X$ and $D_X$ are placed in a high impedance state within 10 $\mu$ s. | | | | | | Standby Mode | FS <sub>X</sub> and FS <sub>R</sub> are TTL low | 12 mW | $\overline{\text{TS}}_{\text{X}}$ and $\text{D}_{\text{X}}$ are placed in a high impedance state within 300 milliseconds. | | | | | | Only transmit is on standby | FS <sub>X</sub> is TTL low | 70 mW | $\overline{\text{TS}}_{\text{X}}$ and $\text{D}_{\text{X}}$ are placed in a high impedance state within 300 milliseconds. | | | | | | Only receive is on standby | FS <sub>R</sub> is TTL low | 110 mW | | | | | | and filter sections and as the bit clock to clock the data in and out from the PCM highway. $FS_X$ and $FS_R$ are 8 kHz inputs which set the sampling frequency. $\overline{TS}_X$ is a timeslot strobe/buffer enable output which gates the PCM word onto the PCM highway when an external buffer is used to drive the line. Data is transmitted on the highway at $D_X$ on the first eight positive transitions of CLK following the rising edge of FS<sub>X</sub>. Similarly, on the receive side, data is received on the first eight falling edges of CLK. The frequency of CLK must be 2.048 MHz. No other frequency of operation is allowed in the fixed data rate mode. #### Variable Data Rate Mode Variable data rate timing is selected by connecting DCLK<sub>R</sub> to the bit clock for the receive PCM highway rather than to $V_{BB}$ . It employs master clock CLK, bit clocks DCLK<sub>R</sub> and DCLK<sub>X</sub>, and frame synchronization clocks FS<sub>R</sub> and FS<sub>X</sub>. Variable data rate timing allows for a flexible data frequency. It provides the ability to vary the frequency of the bit clocks, from 64 kHz to 2.048 MHz. The master clock is still restricted to 2.048 MHz. In this mode, $DCLK_R$ and $DCLK_X$ become the data clocks for the receive and transmit PCM highways. While $FS_X$ is high, PCM data from $D_X$ is transmitted onto the highway on the next eight consecutive positive transitions of $DCLK_X$ . Similarly, while $FS_R$ is high, each PCM bit from the highway is received by $D_R$ on the next eight consecutive negative transitions of $DCLK_B$ . On the transmit side, the PCM word will be repeated in all remaining timeslots in the $125\mu s$ frame as long as DCLK<sub>X</sub> is pulsed and FS<sub>X</sub> is held high. This feature allows the PCM word to be transmitted to the PCM highway more than once per frame, if desired, and is only available in the variable data rate mode. #### **Precision Voltage References** No external components are required with the combochip to provide the voltage reference function. Voltage references are generated on-chip and are calibrated during the manufacturing process. The technique uses a difference in sub-surface charge density between two suitably implanted MOS devices to derive a temperature and bias stable reference voltage. These references determine the gain and dynamic range characteristics of the device. Separate references are supplied to the transmit and receive sections and each is trimmed independently during the manufacturing process. The reference value is then further trimmed in the gain setting opamps to a final precision value. With this method the combochip can achieve the extremely accurate Digital Milliwatt Responses specified in the TRANSMIS-SION PARAMETERS, providing the user a significant margin for error in other board components. #### TRANSMIT OPERATION #### **Transmit Filter** The input section provides gain adjustment in the passband by means of an on-chip operational amplifier. This operational amplifier has a common mode range of $\pm 2.17$ volts, a maximum DC offset of 25 mV, a minimum open loop voltage gain of 5000, and a unity gain bandwidth of typically 1 MHz. Gain of up to 20 dB can be set without degrading the performance of the filter. The load impedance to ground (GRDA) at the amplifier output (GS $_{\rm X}$ ) must be greater than 10 kilohms in parallel with less than 50 pF. The input signal on lead VF $_{\rm X}I-$ can be either AC or DC coupled. The input op amp can only be used in the inverting mode as shown in Figure 3. A low pass anti-aliasing section is included on-chip. This section typically provides 35 dB attenuation at the sampling frequency. No external components are required to provide the necessary anti-aliasing function for the switched capacitor section of the transmit filter. Figure 3. Transmit Filter Gain Adjustment The passband section provides flatness and stopband attenuation which fulfills the AT&T D3/D4 channel bank transmission specification and CCITT recommendation G.712. The 2916 and 2917 specifications meet or exceed digital class 5 central office switching systems requirements. The transmit filter transfer characteristics and specifications will be within the limits shown in Figure 4. A high pass section configuration was chosen to reject low frequency noise from 50 and 60 Hz power lines, 17 Hz European electric railroads, ringing frequencies and their harmonics, and other low frequency noise. Even though there is high rejection at these frequencies, the sharpness of the band edge gives low attenuation at 200 Hz. This feature allows the use of low-cost transformer hybrids without external components. #### **Encoding** The encoder internally samples the output of the transmit filter and holds each sample on an internal sample and hold capacitor. The encoder then performs an analog to digital conversion on a switched capacitor array. Digital data representing the sample is transmitted on the first eight data clock bits of the next frame. An on-chip autozero circuit corrects for DC-offset on the input signal to the encoder. This autozero circuit uses the sign bit averaging technique; the sign bit from the encoder output is long term averaged and subtracted from the input to the encoder. In this way, all DC offset is removed from the encoder input waveform. #### RECEIVE OPERATION #### Decoding The PCM word at the $D_{\rm R}$ lead is serially fetched on the first eight data clock bits of the frame. A D/A conversion is performed on the digital word and the corresponding analog sample is held on an internal sample and hold capacitor. This sample is then transferred to the receive filter. #### Receive Filter The receive filter provides passband flatness and stopband rejection which fulfills both the AT&T D3/D4 specification and CCITT recommendation G.712. The filter contains the required compensation for the (sin x)/x response of such decoders. The receive filter characteristics and specifications will be within the limits shown in Figure 5. # **Receive Output Power Amplifiers** A balanced output amplifier is provided in order to allow maximum flexibility in output configuration. Either of the two outputs can be used single ended (referenced to GRDA) to drive single ended loads. Alternatively, the differential output will drive a bridged load directly. The output stage is capable of driving loads as low as 300 ohms single ended or 600 ohms differentially. Transmission levels are specified relative to the receive channel output under digital milliwatt conditions, that is, when the digital input at D<sub>R</sub> is the eight-code sequence specified in CCITT recommendation G.711. | Table 6 Tone | T | ia-ia | امسا | Dainta | |---------------|--------|--------|-------|---------| | Table 4. Zero | ıransm | ISSION | LEVEL | PUIIIIS | | Symbol | Parameter | Value | Units | Test Conditions | |--------------------|--------------------------------|-------|-------|---------------------------| | 0TLP1 <sub>X</sub> | Zero Transmission Level Point | +2.76 | dBm | Referenced to $600\Omega$ | | | Transmit Channel (0dBm0) μ-law | +1.00 | dBm | Referenced to $900\Omega$ | | 0TLP2 <sub>x</sub> | Zero Transmission Level Point | +2.79 | dBm | Referenced to $600\Omega$ | | | Transmit Channel (0dBm0) A-law | +1.03 | dBm | Referenced to $900\Omega$ | | OTLP1 <sub>R</sub> | Zero Transmission Level Point | +5.76 | dBm | Referenced to $600\Omega$ | | | Receive Channel (0dBm0) μ-law | +4.00 | dBm | Referenced to $900\Omega$ | | 0TLP2 <sub>R</sub> | Zero Transmission Level Point | +5.79 | dBm | Referenced to $600\Omega$ | | | Receive Channel (0dBm0) A-law | +4.03 | dBm | Referenced to $900\Omega$ | #### **ABSOLUTE MAXIMUM RATINGS** Temperature Under Bias ..... - 10 °C to +80 °C Storage Temperature . . . . . . -65 °C to +150 °C V<sub>CC</sub> and GRDD with Respect to V<sub>BB</sub> ..... – 0.3V to 15V All Input and Output Voltages with Respect to V<sub>BB</sub> . . . . . . . . . - 0.3V to 15V \*NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # D.C. CHARACTERISTICS $(T_A = 0^{\circ}C \text{ to } 70^{\circ}C, V_{CC} = +5V \pm 5\%, V_{BB} = -5V \pm 5\%, GRDA = 0V, GRDD = 0V, unless otherwise$ 2916 and 2917 Typical values are for T<sub>A</sub> = 25°C and nominal power supply values #### DIGITAL INTERFACE | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------|-----------------------------------------|--------|-----|-----|------|----------------------------------------------------| | ايد | Low Level Input Current | | | 10 | μΑ | $GRDD \leq V_{IN} \leq V_{IL} \text{ (Note 1)}$ | | I <sub>IH</sub> | High Level Input Current | a de e | | 10 | μΑ | $V_{iH} \leq V_{iN} \leq V_{CC}$ | | V <sub>IL</sub> | Input Low Voltage | | | 0.8 | ٧ | | | V <sub>IH</sub> | Inpût High Voltage | 2.0 | | | ٧ | ang | | V <sub>OL</sub> | Output Low Voltage | | | 0.4 | V | $I_{OL} = 3.2 \text{ mA at } D_X, \overline{TS}_X$ | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | γ | I <sub>OH</sub> = 9.6 mA at D <sub>X</sub> | | Cox | Digital Output Capacitance <sup>2</sup> | | 5 | | pF | | | C <sub>IN</sub> | Digital Input Capacitance | | 5 | 10 | pF | | #### PUWER DISSIPATION All measurements made at f<sub>DCLK</sub> = 2.048 MHz, outputs unloaded. | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |------------------|-----------------------------------------------|----------------------------------------|------|------|------|--------------------------------------------------------------------| | I <sub>CC1</sub> | V <sub>∞</sub> Operating Current <sup>4</sup> | | 14 | 19 | mA | | | I <sub>BB1</sub> | V <sub>BB</sub> Operating Current | | -18 | -24 | mA | / | | lcco | V <sub>CC</sub> Power Down Current | | 0.5 | 1.0 | mA | PDN ≤ V <sub>IL</sub> ; after 10µs | | I <sub>BB0</sub> | V <sub>BB</sub> Power Down Current | | -0.5 | -1.0 | mA | PDN ≼ V <sub>IL</sub> ; after 10µs | | Iccs | V <sub>CC</sub> Standby Current | * ************************************ | 1.2 | 2.4 | mA | FS <sub>x</sub> , FS <sub>R</sub> ≤ V <sub>IL</sub> ; after 300 ms | | I <sub>BBS</sub> | V <sub>BB</sub> Standby Current | | -1.2 | -2.4 | mA | FS <sub>X</sub> , FS <sub>R</sub> ≤ V <sub>IL</sub> : after 300 ms | | P <sub>D1</sub> | Operating Power Dissipation <sup>3</sup> | | 140 | 200 | mW | | | P <sub>D0</sub> | Power Down Dissipation <sup>3</sup> | | 5 | 10 | mW | PDN ≤ V <sub>IL</sub> ; after 10µs | | P <sub>ST</sub> | Standby Power Dissipation <sup>3</sup> | | 12 | 25 | mW | FS <sub>X</sub> , FS <sub>R</sub> ≤ V <sub>IL</sub> | #### NOTES: 1. V<sub>IN</sub> is the voltage on any digital pin. <sup>2.</sup> Timing parameters are guaranteed based on a 100 pF load capacitance. Up to eight digital outputs may be connected to a common PCM highway without buffering, assuming a board capacitance of 60 pF. 3. With nominal power supply values. V<sub>CC</sub> applied last or simultaneously with V<sub>BB</sub>. #### ANALOG INTERFACE, TRANSMIT CHANNEL INPUT STAGE | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|-------------------------------------------------|------|-----|-----|------|----------------------------------| | I <sub>BX1</sub> | Input Leakage Current, VF <sub>x</sub> I - | | V 1 | 100 | nΑ | -2.17V ≤ V <sub>IN</sub> ≤ 2.17V | | R <sub>iXi</sub> | Input Resistance, VF <sub>x</sub> I - | 10 | | | MΩ | | | V <sub>osxi</sub> | Input Offset Voltage, VF <sub>x</sub> I - | | 1.0 | 25 | mV | | | A <sub>VOL</sub> | DC Open Loop Voltage Gain, GS <sub>X</sub> | 5000 | | | | | | f <sub>c</sub> | Open Loop Unity Gain Bandwidth, GS <sub>X</sub> | | 1 | | MHz | | | C <sub>LXI</sub> | Load Capacitance, GS <sub>X</sub> | | | 50 | pF | | | R <sub>LXI</sub> | Minimum Load Resistance, GS <sub>x</sub> | 10 | | | kΩ | and the form of the second | ## ANALOG INTERFACE, RECEIVE CHANNEL DRIVER AMPLIFIER STAGE | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|----------------------------------------------|---------|-----|-----|------|----------------------| | RORA | Output Resistance, PWRO+, PWRO- | - | 1 | | Ω | a v dinigrae i e i i | | V <sub>OSRA</sub> | Single-Ended Output DC Offset, PWRO+, PWRO - | | 75 | - | mV | Relative to GRDA | | CLRA | Load Capacitance, PWRO+, PWRO- | y 40. 1 | | 100 | pF | | ### A.C. CHARACTERISTICS — TRANSMISSION PARAMETERS Unless otherwise noted, the analog input is a 0 dBm0, 1020 Hz sine wave. Input amplifier is set for unity gain, inverting. The digital input is a PCM bit stream generated by passing a 0 dBm0, 1020 Hz sine wave through an ideal encoder. Receive output is measured single ended. All output levels are (sin x)/x corrected. Typical values are for $T_A = 25^{\circ}$ C and nominal power supply values. ( $T_A = 0^{\circ}$ C to $+70^{\circ}$ C; $V_{CC} = +5V \pm 5\%$ ; $V_{BB} = -5V \pm 5\%$ ; GRDA = 0V; GRDD = 0V; unless otherwise specified). #### **GAIN AND DYNAMIC RANGE** | Symbol | Parameter | Min | Тур | Max | Units | Test Conditions | | |-------------------|---------------------------------------------------------|-------|-------|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | EmW | Encoder Milliwatt Response<br>(Transmit gain tolerance) | -0.18 | ±0.04 | +0.18 | dBm0 | Signal input of 1.064 Vrms $\mu$ -law Signal input of 1.068 Vrms A-law $T_A = 25^{\circ}\text{C}$ , $V_{BB} = -5\text{V}$ , $V_{CC} = +5\text{V}$ | | | EmW <sub>TS</sub> | EmW variation with Temperature and supplies | -0.07 | ±0.02 | +0.07 | dB | ±5% supplies, 0 to 70°C<br>Relative to nominal conditions | | | DmW | Digital Milliwatt Response<br>(Receive gain tolerance) | -0.18 | ±0.04 | +0.18 | dBm0 | Measure relative to 0TLP <sub>R</sub> . Signal input per CCITT Recommendation G.711. Output signal of 1000 Hz. $R_L = \infty$ $T_A = 25^{\circ}\text{C}$ ; $V_{BB} = -5\text{V}$ , $V_{CC} = +5\text{V}$ . | | | DmW <sub>TS</sub> | DmW variation with temperature and supplies | -0.07 | ±0.02 | +0.07 | dB, | ±5% supplies, 0 to 70°C | | <sup>1.</sup> OdBm0 is defined as the zero reference point of the channel under test (OTLP). This corresponds to an analog signal input of 1.064 volts rms or an output of 1.503 volts rms (for $\mu$ law). GAIN TRACKING Reference Level = -10dBm0 | | Parameter | 2916 | | 2917 | | | The second se | |------------------|---------------------------------------------------------|------|-----------------------|------|-----------------------|----------------|-----------------------------------------------------------------------------------------------------------------| | Symbol | | Min | Max | Min | Max | Unit | Test Conditions | | GT1 <sub>x</sub> | Transmit Gain Tracking Error<br>Sinusoidal Input; μ-law | | ±0.25<br>±0.5<br>±1.2 | | | dB<br>dB<br>dB | +3 to -40 dBm0<br>-40 to -50 dBm0<br>-50 to -55 dBm0<br>Measured at PWRO+,<br>R <sub>L</sub> = 300Ω | | GT2 <sub>x</sub> | Transmit Gain Tracking Error<br>Sinusoidal Input; A-law | | | | ±0.25<br>±0.5<br>±1.2 | dB<br>dB<br>dB | +3 to -40 dBm0<br>-40 to -50 dBm0<br>-50 to -55 dBm0<br>Measured at PWRO+,<br>R <sub>L</sub> = 300Ω | | GT1 <sub>n</sub> | Receive Gain Tracking Error<br>Sinusoidal Input; μ-law | | ±0.25<br>±0.5<br>±1.2 | | | dB<br>dB<br>dB | +3 to -40 dBm0<br>-40 to -50 dBm0<br>-50 to -55 dBm0<br>Measured at PWRO+,<br>R <sub>L</sub> = 300Ω | | GT2 <sub>R</sub> | Receive Gain Tracking Error<br>Sinusoidal Input; A-law | | | | ±0.25<br>±0.5<br>±1.2 | dB<br>dB<br>dB | +3 to -40 dBm0<br>-40 to -50 dBm0<br>-50 to -55 dBm0<br>Measured at PWRO+,<br>R <sub>L</sub> = 300Ω | # NOISE (All receive channel measurements are single ended) | | Parameter | | 2916 | | | 2917 | | | | |-------------------|-------------------------------------------------------------|-----|------|------|---------|----------|-----|--------|--------------------------------------------------------------------------------------| | Symbol | | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | N <sub>XC1</sub> | Transmit Noise, C-Message<br>Weighted | | | 15 | | Y<br>NAÈ | | dBrncO | Unity Gain | | N <sub>XP</sub> | Transmit Noise, Psophometrically Weighted | | | | | | -75 | dBm0p | Unity Gain | | N <sub>RC1</sub> | Receive Noise, C-Message<br>Weighted: Quiet Code | | | 11 | 1 (1 m) | | | dBrncO | D <sub>R</sub> = 11111111 | | N <sub>RC2</sub> | Receive Noise, C-Message<br>Weighted: Sign bit toggle | | | 12 | | | | dBrncO | Input to D <sub>R</sub> is zero code with sign bit toggle at 1 kHz rate | | N <sub>RP</sub> | Receive Noise, Psophometrically<br>Weighted | | | | | | -79 | dBm0p | D <sub>R</sub> = lowest positive decode level | | N <sub>SF</sub> | Single Frequency Noise<br>End to End Measurement | | | - 50 | | | -50 | dBm0 | CCITT G.712.4.2<br>Measure at PWRO – | | PSRR <sub>1</sub> | V <sub>CC</sub> Power Supply Rejection,<br>Transmit Channel | | -30 | | | -30 | | dB | Idle channel; 200mV P-P signal on supply; 0 to 50kHz, measure at D <sub>X</sub> | | PSRR <sub>2</sub> | V <sub>BB</sub> Power Supply Rejection,<br>Transmit Channel | | -30 | | | -30 | | dB | Idle channel; 200 mV P-P signal on supply; 0 to 50 kHz, measure at D <sub>X</sub> | | PSRR <sub>3</sub> | V <sub>CC</sub> Power Supply Rejection,<br>Receive Channel | | -25 | | | -25 | | dB | idle channel; 200 mV P-P signal on supply; measure narrow band at PWRO+, 0 to 50 kHz | # NOISE (All receive channel measurements are single ended) | | | | 2916 | | | 2917 | | n see in | | |-------------------|------------------------------------------------------------|-----|------|-----|------|------|-----|----------|----------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions | | PSRR <sub>4</sub> | V <sub>BB</sub> Power Supply Rejection,<br>Receive Channel | | -25 | | | - 25 | | dB | Idle channel; 200 mV P-P signal on supply; measure narrow band at PWRO+, 0 to 50 kHz | | CTTR | Crosstalk, Transmit to Receive | | | -71 | | | -71 | dB | Input = 0dBm0, Unity<br>Gain, 1.02 kHz, D <sub>R</sub> =<br>lowest positive decode<br>level, measure at PWRO + | | CT <sub>RT</sub> | Crosstalk, Receive to Transmit | | | -71 | 1,44 | | -71 | dB | D <sub>R</sub> = 0dBm0, 1.02 kHz,<br>measure at D <sub>X</sub> | | ., | COLL CO. ( 15-MERLION 5 (5910) | رع | and an ora | | Uυ | | |------------------|------------------------------------------------------------------------------------------|-------------------|---------------------------------------|----------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------| | SD2 <sub>X</sub> | Transmit Signal to Distortion, A-Law<br>Sinusoidal Input;<br>CCITT G.712-Method 2 (2917) | 36<br>30<br>25 | | | dB<br>dB<br>dB | 0 to -30 dBm0<br>-30 to -40 dBm0<br>-40 to -45 dBm0 | | SD1 <sub>R</sub> | Receive Signal to Distortion, μ-Law<br>Sinusoidal Input; CCITT G.712-Method<br>2 (2916) | 36<br>30<br>25 | | er verifikasi b | dB<br>dB<br>dB | 0 to -30 dBm0<br>-30 to -40 dBm0<br>-40 to -45 dBm0 | | SD2 <sub>R</sub> | Receive Signal to Distortion, A-Law<br>Sinusoidal Input; CCITT G.712-Method<br>2 (2917) | 36<br>30<br>25 | | | dB<br>dB<br>dB | 0 to -30 dBm0<br>-30 to -40 dBm0<br>-40 to -45 dBm0 | | DP <sub>x</sub> | Transmit Single Frequency Distortion Products (2916) | | | -46 | dBm0 | AT&T Advisory #64 (3.8)<br>0 dBm0 Input Signal | | DPR | Receive Single Frequency Distortion<br>Products (2916) | a distribution of | e e e e e e e e e e e e e e e e e e e | -46 | dBm0 | AT&T Advisory #64 (3.8)<br>0 dBm0 Input Signal | | IMD <sub>1</sub> | Intermodulation Distortion,<br>End to End Measurement | | | <b>−35</b> | dB | CCITT G.712 (7.1) | | IMD <sub>2</sub> | Intermodulation Distortion,<br>End to End Measurement | | | -49 | dBm0 | CCITT G.712 (7.2) | | SOS . | Spurious Out of Band Signals,<br>End to End Measurement | | | -25 | dBm0 | CCITT G.712 (6.1) | | SIS | Spurious in Band Signals,<br>End to End Measurement | | | -40 | dBm0 | CCITT G. 712 (9) | | D <sub>AX</sub> | Transmit Absolute Delay | | 245 | | μs | Fixed Data Rate. $CLK_X = 2.048$ MHz; 0 dBm0, 1.02 kHz input Signal, Unity Gain. Measure at $D_X$ . | | D <sub>DX</sub> | Transmit Differential Envelope Delay<br>Relative to D <sub>AX</sub> | | 170<br>95<br>45<br>105 | ************************************** | μs<br>μs<br>μs<br>μs | f = 500 - 600 Hz<br>f = 600 - 1000 Hz<br>f = 1000 - 2600 Hz<br>f = 2600 - 2800 Hz | ### DISTORTION | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------|--------------------------------------------------------------------|-----|-----------------------|-----|----------------------|---------------------------------------------------------------------------------------| | D <sub>AR</sub> | Receive Absolute Delay | | 190 | | μs | Fixed Data Rate, CLK = 2.048<br>MHz; Digital Input is DMW<br>codes. Measure at PWRO + | | D <sub>DR</sub> | Receive Differential Envelope Delay<br>Relative to D <sub>AR</sub> | 2 | 45<br>35<br>85<br>110 | | μs<br>μs<br>μs<br>μs | f = 500 - 600 Hz<br>f = 600 - 1000 Hz<br>f = 1000 - 2600 Hz<br>f = 2600 - 2800 Hz | # TRANSMIT CHANNEL TRANSFER CHARACTERISTICS Input amplifier is set for unity gain, inverting. | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------|-----------------------------------|--------|---------|--------|------|--------------------------------------------| | G <sub>RX</sub> | Gain Relative to Gain at 1.02 kHz | | | | | 0 dBm0 Signal input at VF <sub>x</sub> I – | | , | 16.67 Hz | | | -30 | dB | | | | 50 Hz | | , and a | -25 | dB | | | | 60 Hz | | | -23 | dB | | | | 200 Hz | -1.8 | | -0.125 | dB | | | | 300 to 3000 Hz | -0.125 | | +0.125 | dB | | | | 3300 Hz | -0.35 | | +0.03 | dB | | | | 3400 Hz | -0.7 | | -0.10 | dB | | | | 4000 Hz | | 11. | -14 | dB | | | | 4600 Hz and Above | | | -32 | dB | | Figure 4. Transmit Channel # RECEIVE CHANNEL TRANSFER CHARACTERISTICS | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------|-----------------------------------|--------|-----|--------|------|---------------------------------------| | G <sub>RR</sub> | Gain Relative to Gain at 1.02 kHz | 1.00 | | | | 0 dBm0 Signal input at D <sub>R</sub> | | | Below 200 Hz | (h ) | | +0.125 | dB | | | | 200 Hz | -0.5 | | +0.125 | dB | | | , | 300 to 3000 Hz | -0.125 | | +0.125 | dB | | | | 3300 Hz | -0.35 | | + 0.03 | dB | | | i | 3400 Hz | -0.7 | | -0.1 | . dB | | | | 4000 Hz | | | -14 | dB | | | | 4600 Hz and Above | | | -30 | dB | | Figure 5. Receive Channel # A.C. CHARACTERISTICS — TIMING PARAMETERS # **CLOCK SECTION** | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|--------------------------|-----|-----|-----|------|----------------------------------------| | t <sub>CY</sub> | Clock Period, CLK | 488 | | | ns | f <sub>CLK</sub> = 2.048 MHz | | t <sub>CLK</sub> | Clock Pulse Width, CLK | 220 | | | ns | | | t <sub>DCLK</sub> | Data Clock Pulse Width | 220 | | | ns | 64 kHz ≤ f <sub>DCLK</sub> ≤ 2.048 MHz | | t <sub>CDC</sub> | Clock Duty Cycle, CLK | 45 | 50 | 55 | % | | | t, t | Clock Rise and Fall Time | 5 | | 30 | ns | | # TRANSMIT SECTION, FIXED DATA RATE MODE1 | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|--------------------------|-----|-----|-----------------------|------|--------------------------------| | t <sub>ozx</sub> | Data Enabled on TS Entry | 0 | | 145 | ns | 0 < C <sub>LOAD</sub> < 100 pf | | t <sub>DDX</sub> | Data Delay from CLK | 0 | | 145 | ns | 0 < C <sub>LOAD</sub> < 100 pf | | t <sub>HZX</sub> | Data Float on TS Exit | 60 | | 215 | ns | $C_{LOAD} = 0$ | | t <sub>son</sub> | Timeslot X to Enable | 0 | | 145 | ns | 0 < C <sub>LOAD</sub> < 100 pf | | t <sub>SOFF</sub> | Timeslot X to Disable | 60 | | 190 | ns | $C_{LOAD} = 0$ | | t <sub>FSD</sub> | Frame Sync Delay | 100 | | t <sub>CY</sub> - 100 | ns | | # RECEIVE SECTION, FIXED DATA RATE MODE | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |------------------|--------------------|-----|-----|----------------------|------|-----------------| | t <sub>DSR</sub> | Receive Data Setup | 10 | | | ns | | | t <sub>DHR</sub> | Receive Data Hold | 60 | | | ns | | | t <sub>FSD</sub> | Frame Sync Delay | 100 | | t <sub>CY</sub> -100 | ns | | #### NOTES 1. Timing parameters $t_{\text{DZX}},\,t_{\text{HZX}},$ and $t_{\text{SOFF}}$ are referenced to a high impedance state. ### **WAVEFORMS** # **Fixed Data Rate Timing** # TRANSMIT SECTION, VARIABLE DAIA RAIL MODE | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|----------------------------------------------------|-----|-----|-----------------------|------|------------------------------------------| | t <sub>TSDX</sub> | Timeslot Delay from DCLK <sub>X</sub> <sup>2</sup> | 140 | | t <sub>DX</sub> - 140 | ns | en e | | t <sub>FSD</sub> | Frame Sync Delay | 100 | | t <sub>CY</sub> - 100 | ns | | | t <sub>DDX</sub> | Data Delay from DCLK <sub>X</sub> | 0 | | 100 | ns | 0 < C <sub>LOAD</sub> < 100 pf | | t <sub>DON</sub> | Timeslot to D <sub>x</sub> Active | 0 | | 50 | ns | 0 < C <sub>LOAD</sub> < 100 pf | | t <sub>DOFF</sub> | Timeslot to D <sub>X</sub> Inactive | 0 | | 80 | ns | 0 < C <sub>LOAD</sub> < 100 pf | | t <sub>DX</sub> | Data Clock Period | 488 | | 1562 | ns | | | t <sub>DFSX</sub> | Data Delay from FS <sub>x</sub> | 0 | | 140 | ns | | # RECEIVE SECTION, VARIABLE DATA RATE MODE | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|----------------------------------------------------|-----|------|-----------------------|------|-----------------| | t <sub>TSDR</sub> | Timeslot Delay from DCLK <sub>R</sub> <sup>3</sup> | 140 | | t <sub>DR</sub> - 140 | ns | | | t <sub>FSD</sub> | Frame Sync Delay | 100 | 1.25 | t <sub>CY</sub> -100 | ns | | | t <sub>DSR</sub> | Data Setup Time | 10- | | | ns | | | t <sub>DHR</sub> | Data Hold Time | 60 | | | ns | · · | | t <sub>DR</sub> | Data Clock Period | 488 | | 1562 | ns | | | t <sub>SER</sub> | Timeslot End Receive Time | 0 | | | ns | | # 64 KB OPERATION, VARIABLE DATA RATE MODE | Symbol | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|----------------------------------------|------|-----|-----|------|----------------------------------------------------| | t <sub>FSLX</sub> | Transmit Frame Sync Minimum Downtime | 488 | | - | ns | $FS_X$ is TTL high for remainder of frame | | t <sub>FSLR</sub> | Receive Frame Sync Minimum<br>Downtime | 1952 | | | ns | FS <sub>R</sub> is TTL high for remainder of frame | | t <sub>DCLK</sub> | Data Clock Pulse Width | | | 10 | μs | | ### NOTES: 1. Timing parameters $t_{DON}$ and $t_{DOFF}$ are referenced to a high impedance state. 2. $t_{FSLX}$ minimum requirements overrides $t_{TSDX}$ maximum spec for 64 kHz operation. 3. $t_{FSLR}$ minimum requirements overrides $t_{TSDR}$ maximum spec for 64 kHz operation. ### **VARIABLE DATA RATE TIMING** 2916 and 2917 # A.C. TESTING INPUT, OUTPUT WAVEFORM